#### VISVESVARAYA TECHNOLOGICAL UNIVERSITY

Jnana Sangama, Machhe, Belgaum-590018, Karnataka.



A Dissertation Report on

# DESIGN AND VERIFICATION OF DDR SDRAM MEMORY CONTROLLER USING SYSTEMVERILOG FOR HIGHER COVERAGE

Submitted in partial fulfillment of the requirement for the award of the degree of

MASTER OF TECHNOLOGY in VLSI DESIGN AND EMBEDDED SYSTEMS

> By PAVAN KUMAR M P USN: 1BG17LVS05

Under the Guidance of Dr. Subodh Kumar Panda

Associate Professor Dept. of ECE, BNMIT, Bangalore



Vidyaya Amrutham Ashnuthe

BNM Institute of Technology

Approved by AICTE, Affiliated to VTU, Accredited as Grade A Institution by NAAC.

All UG branches – CSE, ECE, EEE, ISE & Mech.E Accredited by NBA for academic years 2018-19 to 2020-21 & valid upto 30.06.2021

Post box no. 7087, 27<sup>th</sup> cross, 12<sup>th</sup> Main, Banashankari 2<sup>nd</sup> Stage, Bengaluru- 560070, INDIA

Ph: 91-80- 26711780/81/82 Email: <a href="mailto:principal@bnmit.in">principal@bnmit.in</a>, www. bnmit.org

**Department of Electronics & Communication Engineering** 

2018 - 2019

# BNM Institute of Technology

Approved by AICTE, Affiliated to VTU, Accredited as Grade A Institution by NAAC. All UG branches - CSE, ECE, EEE, ISE & Mech.E Accredited by NBA for academic years 2018-19 to 2020-21 & valid upto 30.06.2021 Post box no. 7087, 27<sup>th</sup> cross, 12<sup>th</sup> Main, Banashankari 2<sup>nd</sup> Stage, Bengaluru- 560070, INDIA Ph: 91-80- 26711780/81/82 Email: principal@bnmit.in, www. bnmit.org

### Department of Electronics & Communication Engineering



Vidyaya Amrutham Ashnuthe

#### **CERTIFICATE**

This is to certify that the project work entitled "Design and Verification of DDR SDRAM Memory Controller Using SystemVerilog For Higher Coverage" has been successfully carried out by Mr. Pavan Kumar M P. bearing the USN: 1BG17LVS05 a bonafide student of BNM Institute of Technology, Bengaluru in partial fulfillment for the Master of Technology in VLSI Design and Embedded Systems of the Visvesvaraya Technological University, Belagavi during the year 2018-2019. It is certified that all corrections/suggestions indicated for Internal Assessment have been incorporated in the project report deposited at the department library. The project report has been approved as it satisfies the academic requirements in respect to project work prescribed for the said Degree.

Dr. Subodh Kumar Panda Associate Professor BNMIT, Bengaluru

Dr. P. A. Vijava Professor and HOD of ECE BNMIT, Bengaluru

Dr. Krishnamurthy G. N.

Principal

BNMIT, Bengaluru

External Viva Voce

| Name of the examiners |  | Signature with date |  |
|-----------------------|--|---------------------|--|
| 1)                    |  |                     |  |
|                       |  |                     |  |
| 2)                    |  |                     |  |

## **DECLARATION**

I, the undersigned solemnly declare that the report of the project "Design and Verification DDR SDRAM memory controller using SystemVerilog for higher coverage" is based on my work carried out during the course study under the supervision of Dr. Subodh Kumar Panda, Associate professor, Department of ECE, BNM Institute of Technology, Bangalore and the industry guide Mr. Shaik Chand Basha, DV Engineer, SION Semiconductor Pvt. Ltd, 3<sup>rd</sup> Floor, P.N. Plaza, Lane Beside Staples, Munnekolala Main Road, SGR Dental College Rd, Chandra Layout, Marathahalli, Bengaluru, Karnataka 560037. I assert that the statements made and conclusions drawn are an outcome of the project. I further declare that, to the best of my knowledge and belief, that this report does not contain any work which has been submitted for the award of the degree or any other degree in this university or any other university.

Javan Funar Gul PAVAN KUMAR MP

#### **ACKNOWLEDGEMENT**

On successful completion of this project, I would like to place on record my sincere thanks and gratitude to the concerned people, whose suggestions and words of encouragement has been valuable.

I would like to express my heartfelt gratitude to **B.N.M.** Institute of Technology, for giving me the opportunity to pursue Degree in Master of Technology. I take this opportunity to thank **Prof. T. J.**Rama Murthy, Director, BNMIT, **Prof. Eishwar M. Mannay,** Dean, BNMIT and **Dr.**Krishnamurthy G. N, Principal, BNMIT for their support and encouragement to pursue this project.

I would like to thank **Dr. P. A. Vijaya**, Professor and Head, Dept. of Electronics and Communication Engineering, for her support and encouragement.

I would like to thank PG co-coordinator **Dr. Yasha Jyothi M. Shirur**, Professor, Dept. of Electronics and Communication Engineering, for her support and encouragement.

I would like to thank my guide **Dr. Subodh Kumar Panda**, Associate Professor, Dept. of Electronics and Communication Engineering, who has been the source of inspiration throughout my project work and has provided me guidance and valuable suggestions at every stage of my project work.

Finally, I am grateful to all the teaching and non-teaching staff of Department of Electronics and Communication for their help in the successful completion of my project. Last but not the least I would like to extend sincere gratitude to my parents and all my friends who were a constant support throughout my project work.

PAVAN KUMAR M P
[1BG17LVS05]

#### **ABSTRACT**

Synchronous Dynamic Random-Access Memory (SDRAM) has become a mainstream memory of choice in any design due to its speed, burst access and pipeline features. For high end applications processors, the interface to the SDRAM is supported by the processor's built-in peripheral module. However, for other applications, the system designer must design a memory controller to provide proper commands for SDRAM initialization, read/write accesses and memory refresh. DDR SDRAM uses double data rate architecture to achieve high-speed data transfers. DDR SDRAM (referred to as DDR1) transfers data on both the rising and falling edge of the clock. The proposed DDR controller is interface between the DDR memory and processor. The DDR is designed using Verilog HDL, functional verification carried out using Modelsim 6.4b and Xilinx ISE 9.2 synthesizer used for synthesis. Functional coverage is carried out using SystemVerilog, QuestaSim tool. Random combinational patterns are applied to the memory banks and it will cover all the combinations. In this proposed work, it is mainly focused on getting higher coverage, which may result in 100% coverage using Questasim tool.

## TABLE OF CONTENTS

| ACKNOWL     | EDGEMENT                              | i    |
|-------------|---------------------------------------|------|
| ABSTARCT    | · · · · · · · · · · · · · · · · · · · | ii   |
| TABLE OF O  | CONTENTS                              | iii  |
| LIST OF FIG | GURES                                 | vi   |
| LIST OF TA  | BLES                                  | viii |
| Chapter 1   | INTRODUCTION                          |      |
| 1.1         | Introduction to Memory                | 1    |
|             | 1.1.1 Types of RAM                    | 1    |
|             | 1.1.2 Types of DRAM                   | 1    |
|             | 1.1.3 Types of SDRAM                  | 2    |
| 1.2         | Objective of the Project              | 3    |
| 1.3         | Motivation                            | 3    |
| 1.4         | Organization of the project.          | 4    |
| Chapter 2   | LITERATURE SURVEY                     |      |
| 2.1         | History of the existing systems       | 5    |
| Chapter 3   | DDR SDRAM DESIGN SPECIFICATION        |      |
| 3.1         | Features                              | 10   |
| 3.2         | General Description                   | 10   |
| 3.3         | Pin Description                       | 12   |
| 3.4         | Intialization                         | 12   |
| 3.5         | Rgister Definition                    | 13   |
| 3.6         | Terminology Definition                | 16   |
| 3.7         | Commands                              | 18   |
| 3.8         | Simplified State diagram              | 19   |
| 3.9         | Operation of Read and Write commands  | 23   |

| Chapter 4 | SOFTWARE REQUIREMENTS26               |
|-----------|---------------------------------------|
| Chapter 5 | IMPLEMENTATION OF DDR SDRAM           |
| 5.1       | DDR SDRAM functional Block Diagram29  |
|           | 5.1.1 WRITE operation30               |
|           | 5.1.2 READ operation                  |
| 5.2       | DDR SDRAM Controller Architecture31   |
|           | 5.2.1 Control Interface Module        |
|           | 5.2.1.1 FSM operation                 |
|           | 5.2.2 Datapath Module                 |
|           | 5.2.3 Command Module                  |
| 5.4       | Refresh in DDR SDRAM35                |
|           |                                       |
| Chapter 6 | VERIFICATION ENVIORNMENT ARCHITECTURE |
| 6.1       | SystemVerilog Testbench39             |
|           | 6.1.1 Transaction Class40             |
|           | 6.1.2 Generator Class40               |
|           | 6.1.3 Driver Class                    |
|           | 6.1.4 Reciever41                      |
|           | 6.1.5 Scoreboard41                    |
|           | 6.1.6 Enviornment Class               |
|           | 6.1.7 Test Program                    |
|           | 6.1.8 Multiple Test Cases42           |
|           | 6.1.9 Interface                       |
|           | 6.1.10 Top Module43                   |
|           | 6.1.11 SystemVerilog Assertions       |
|           | 6.1.11.1 Immediate Assertion          |
|           | 6.1.11.2 Concurrent Assertion         |

| Chapter 7 | SYSTEMVERILOG COVERAGE                              |    |
|-----------|-----------------------------------------------------|----|
| 7.1       | Functional Coverage                                 | 45 |
| 7.2       | Covergroup and Coverpoints                          | 48 |
| 7.3       | Coverage Bins                                       | 49 |
| 7.4       | Advantages of SystemVerilog                         | 49 |
| Chapter 8 | EXPERIMENTAL RESULTS                                | 50 |
| 8.1       | DDR SDRAM Design using Verilog HDL                  | 52 |
|           | 8.1.1 Data Mask Operation                           | 52 |
|           | 8.1.2 WRITE operation                               | 57 |
|           | 8.1.3 READ operation                                | 60 |
| 8.2       | DDR SDRAM Verificatin using SystemVerilog           | 63 |
|           | 8.2.1 WRITE operation                               | 65 |
|           | 8.2.2 READ oppration                                | 66 |
| 8.3       | Fuctional Coverage Report                           | 67 |
| Chapter 9 | CONCLUSION AND FUTURE SCOPE                         | 68 |
|           | REFRENCES                                           | 69 |
|           | Publication detailes                                | 71 |
|           | APPENDIX A- DDR SDRAM 256Mb specification datasheet | 73 |
|           | APPENDIX B- ModelSim and QuestaSim                  | 75 |
|           | APPENDIX C- Plagiarism Report                       | 84 |

# **LIST OF FIGURES**

| Figure 3.1: Simplified timing signals for the read and write in the DDR memory. | 09 |
|---------------------------------------------------------------------------------|----|
| Figure 3.2: Mode Register Definition.                                           | 14 |
| Figure 3.3: Extended Mode Register Definition.                                  | 17 |
| Figure 3.4: Simplified FSM state Diagram.                                       | 19 |
| Figure 3.5: Activating a specific Row in a Specific Bank.                       | 23 |
| Figure 3.6: Read Command.                                                       | 24 |
| Figure 3.8: Write command.                                                      | 25 |
| Figure 3.9: Pre-charge Command.                                                 | 25 |
| Figure 4.1: Modelsim ALTERA starter Edition 6.6d                                | 27 |
| Figure 4.2: QuestSim simulator                                                  | 27 |
| Figure 5.1: Simple diagram for the DDR SDRAM memory device is connected         |    |
| with Bus master or device through DDR SDRAM memory controller                   | 29 |
| Figure 5.2: Flow chart for read operation in DDR SDRAM.                         | 30 |
| Figure 5.3: Flow chart for write operation in DDR SDRAM.                        | 31 |
| Figure 5.4: Proposed Functional block diagram of DDR SDRAM memory               |    |
| Controller core.                                                                | 32 |
| Figure 5.5: Finite State Machine of DDR SDRAM.                                  | 33 |
| Figure 6.1: DDR SDRAM memory controller verification environment.               | 40 |
| Figure 7.1: Relations among Specification, Design, Verification.                | 47 |
| Figure 8.1: Design summary for the designed DDR SDRAM controller                | 50 |
| Figure 8.2: RTL top level schematic of SDRAM controller                         | 51 |
| Figure 8.3: RTL Internal architecture of SDRAM Controller                       | 51 |
|                                                                                 |    |

| Figure 8.4: Compilation of Verilog codes                                          | 52 |
|-----------------------------------------------------------------------------------|----|
| Figure 8.5: Simulation of Verilog codes                                           | 52 |
| Figure 8.6: Initialization of data mask inputs                                    | 52 |
| Figure 8.7: Write 0x fffffff0 to address location 0x0                             | 53 |
| Figure 8.8: Read 0xfffffff0 from the address location 0x0                         | 53 |
| Figure 8.9: Write 0x fffffff1 to address location 0x0                             | 54 |
| Figure 8.10: Read 0xfffffff1 from the address location 0x0                        | 55 |
| Figure 8.11: Write 0x fffffff2 to address location 0x0                            | 55 |
| Figure 8.12: Read 0xfffffff2 from the address location 0x0                        | 56 |
| Figure 8.13: Writing 128-bit data to the first memory bank of DDR SDRAM           | 57 |
| Figure 8.14: Writing two data (each of 64 bits) to first memory bank of DDR SDRAM | 58 |
| Figure 8.15: Writing four data (each of 32 bit) to first memory bank of DDR SDRAM | 59 |
| Figure 8.16: Reading one data (128 bit) from the first memory bank of DDR SDRAM   | 60 |
| Figure 8.17: Reading two data (each of 64 bit) from the first memory bank of DDR  | 61 |
| Figure 8.18: Reading four data (each of 32 bit) from the first memory bank of DDR | 62 |
| Figure 8.19: Compilation of SystemVerilog code for verification                   | 63 |
| Figure 8.20: DDR SDRAM memory controller verification data transfer operation     | 64 |
| Figure 8.21: Snapshot of SystemVerilog commands for READ operation.               | 65 |
| Figure 8.22: DDR SDRAM Memory controller writes operation                         | 65 |
| Figure 8.23: Snapshot of SystemVerilog commands for READ operation                | 66 |
| Figure 8.24: DDR SDRAM Memory controller READ operation                           | 66 |
| Figure 8.25: Functional coverage report of DDR SDRAM                              | 67 |

# **LIST OF TABLES**

| Table 1.1: DDR SDRAM Data rates and clock speeds | 2  |
|--------------------------------------------------|----|
| Table 2.1: Comparison of DDR SDRAM Standards     | 6  |
| Table 3.1: Pin Description                       | 12 |
| Table 3.2: Burst Definition chart                | 15 |
| Table 3.3: Truth table of DDR SDRAM Commands     | 18 |
| Table 3.4: Truth Table of DM Operation           | 18 |
| Table 3.5: Interface commands                    | 18 |
| Table 5.1: DDR SDR AM Control Interface Commands | 35 |